Please use this identifier to cite or link to this item: https://hdl.handle.net/11147/14721
Title: Hardware realization of a low complexity fading filter for multipath rayleigh fading simulator
Authors: Özen,S.
Toker,K.A.
Arsal,A.
Keywords: [No Keyword Available]
Abstract: A low-complexity high performance Rayleigh fading simulator, and its Field Programmable Gate Array (FPGA) implementation are presented. This proposed method is a variant of the method of filtering of the white Gaussian noise where the filter design is accomplished in the analog domain and transferred into digital domain. The proposed model is compared with improved Jakes' model [1], auto-regressive filtering [2] and IDFT [3] techniques, in performance and computational complexity. Proposed method outperforms AR(20) filter and modified Jakes' generators in performance. Although IDFT method achieves the best performance, it brings a significant cost in storage and is undesirable. The proposed method achieves high performance with the lowest complexity, and its performance has been verified on Virtex4 and Spartan3e FPGA platforms. Our fixed-point Rayleigh fading-channel simulator utilizes only 2% of the configurable slices, 1% of the Look-Up-Table (LUT) resources and 3% A. of the dedicated multipliers on a Xilinx Virtex4 - xc4vsx35 FPGA platform. ©2010 IEEE.
URI: https://doi.org/10.1109/WAMICON.2010.5461896
https://hdl.handle.net/11147/14721
ISBN: 978-142446688-7
Appears in Collections:Scopus İndeksli Yayınlar Koleksiyonu / Scopus Indexed Publications Collection

Show full item record



CORE Recommender

SCOPUSTM   
Citations

1
checked on Oct 18, 2024

Page view(s)

14
checked on Oct 14, 2024

Google ScholarTM

Check




Altmetric


Items in GCRIS Repository are protected by copyright, with all rights reserved, unless otherwise indicated.